#### XOR SYNTHESIS REPORT

```
#-----
# Vivado v2022.1 (64-bit)
# SW Build 3526262 on Mon Apr 18 15:47:01 MDT 2022
# IP Build 3524634 on Mon Apr 18 20:55:01 MDT 2022
# Start of session at: Fri Oct 25 17:05:38 2024
# Process ID: 76708
# Current directory:
/home/btech/cs1230322/project 5/project 5.runs/synth 1
# Command line: vivado -log aes xor 8bit.vds -product Vivado -mode
batch -messageDb vivado.pb -notrace -source aes xor 8bit.tcl
# Log file:
/home/btech/cs1230322/project 5/project 5.runs/synth 1/aes xor 8bit.vds
# Journal file:
/home/btech/cs1230322/project_5/project_5.runs/synth_1/vivado.jou
# Running On: dhd, OS: Linux, CPU Frequency: 2100.000 MHz, CPU Physical
cores: 12, Host memory: 33324 MB
#-----
source aes xor 8bit.tcl -notrace
Command: read checkpoint -auto incremental -incremental
/home/btech/cs1230322/project 5/project 5.srcs/utils 1/imports/synth 1/
aes xor 8bit.dcp
INFO: [Vivado 12-5825] Read reference checkpoint from
/home/btech/cs1230322/project 5/project 5.srcs/utils 1/imports/synth 1/
aes xor 8bit.dcp for incremental synthesis
INFO: [Vivado 12-7989] Please ensure there are no constraint changes
Command: synth design -top aes xor 8bit -part xc7a35tcpg236-1
Starting synth design
Attempting to get a license for feature 'Synthesis' and/or device
'xc7a35t'
INFO: [Common 17-349] Got license for feature 'Synthesis' and/or device
'xc7a35t.'
INFO: [Designutils 20-5440] No compile time benefit to using
incremental synthesis; A full resynthesis will be run
INFO: [Designutils 20-4379] Flow is switching to default flow due to
incremental criteria not met. If you would like to alter this behaviour
and have the flow terminate instead, please set the following parameter
config implementation {autoIncr.Synth.RejectBehavior Terminate}
INFO: [Synth 8-7079] Multithreading enabled for synth design using a
maximum of 4 processes.
INFO: [Synth 8-7078] Launching helper process for spawning children
vivado processes
INFO: [Synth 8-7075] Helper process launched with PID 76730
Starting Synthesize: Time (s): cpu = 00:00:02; elapsed = 00:00:02.
Memory (MB): peak = 2608.027; gain = 0.000; free physical = 22528;
free virtual = 41249
_____
INFO: [Synth 8-638] synthesizing module 'aes xor 8bit'
[/home/btech/cs1230322/project 5/project 5.srcs/sources 1/new/x.vhd:34]
INFO: [Synth 8-256] done synthesizing module 'aes xor 8bit' (0#1)
[/home/btech/cs1230322/project 5/project 5.srcs/sources 1/new/x.vhd:34]
```

```
Finished Synthesize: Time (s): cpu = 00:00:03; elapsed = 00:00:03.
Memory (MB): peak = 2608.027; gain = 0.000; free physical = 23627;
free virtual = 42348
_____
Finished Constraint Validation: Time (s): cpu = 00:00:03; elapsed =
00:00:04 . Memory (MB): peak = 2608.027; gain = 0.000; free physical
= 23623; free virtual = 42345
Start Loading Part and Timing Information
Loading part: xc7a35tcpg236-1
INFO: [Device 21-403] Loading part xc7a35tcpg236-1
Finished Loading Part and Timing Information: Time (s): cpu = 00:00:03
; elapsed = 00:00:04 . Memory (MB): peak = 2616.031 ; gain = 8.004 ;
free physical = 23623 ; free virtual = 42345
Finished RTL Optimization Phase 2: Time (s): cpu = 00:00:03; elapsed
= 00:00:04 . Memory (MB): peak = 2616.031; gain = 8.004; free
physical = 23578; free virtual = 42299
No constraint files found.
______
Start RTL Component Statistics
Detailed RTL Component Info :
+---XORs :
   2 Input 8 Bit XORs := 1
Finished RTL Component Statistics
______
Start Part Resource Summary
_____
Part Resources:
DSPs: 90 (col length:60)
BRAMs: 100 (col length: RAMB18 60 RAMB36 30)
Finished Part Resource Summary
```

| No constraint files found.                                                                                                                                         |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                    |
| Start Cross Boundary and Area Optimization                                                                                                                         |
| <br>WARNING: [Synth 8-7080] Parallel synthesis criteria is not met<br>                                                                                             |
|                                                                                                                                                                    |
| <br>No constraint files found.                                                                                                                                     |
| Start Timing Optimization                                                                                                                                          |
| <br>                                                                                                                                                               |
| Finished Timing Optimization: Time (s): cpu = 00:00:05; elapsed = 00:00:06. Memory (MB): peak = 2616.031; gain = 8.004; free physica = 23355; free virtual = 42079 |
|                                                                                                                                                                    |
| <br>Start Technology Mapping                                                                                                                                       |
| <br>                                                                                                                                                               |
| Finished Technology Mapping: Time (s): cpu = 00:00:05; elapsed = 00:00:06. Memory (MB): peak = 2616.031; gain = 8.004; free physica = 23354; free virtual = 42078  |
| <br>                                                                                                                                                               |
| <br>Start IO Insertion                                                                                                                                             |
| <br>                                                                                                                                                               |
|                                                                                                                                                                    |
| Start Flattening Before IO Insertion                                                                                                                               |
| <br>                                                                                                                                                               |
| Finished Flattening Before IO Insertion                                                                                                                            |
|                                                                                                                                                                    |
|                                                                                                                                                                    |

| Start Final Netlist Cleanup<br>                                                                                                                                              |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Finished Final Netlist Cleanup                                                                                                                                               |
|                                                                                                                                                                              |
| Finished IO Insertion: Time (s): cpu = 00:00:07; elapsed = 00:00:08.  Memory (MB): peak = 2616.031; gain = 8.004; free physical = 23354; free virtual = 42078                |
| Start Renaming Generated Instances                                                                                                                                           |
|                                                                                                                                                                              |
| Finished Renaming Generated Instances: Time (s): cpu = 00:00:07; elapsed = 00:00:08. Memory (MB): peak = 2616.031; gain = 8.004; free physical = 23354; free virtual = 42078 |
|                                                                                                                                                                              |
| Start Rebuilding User Hierarchy                                                                                                                                              |
|                                                                                                                                                                              |
| Finished Rebuilding User Hierarchy: Time (s): cpu = 00:00:07; elapsed = 00:00:08. Memory (MB): peak = 2616.031; gain = 8.004; free physical = 23354; free virtual = 42078    |
| <br><br>                                                                                                                                                                     |
| Start Renaming Generated Ports                                                                                                                                               |
|                                                                                                                                                                              |
| Finished Renaming Generated Ports: Time (s): cpu = 00:00:07; elapsed = 00:00:08. Memory (MB): peak = 2616.031; gain = 8.004; free physical = 23354; free virtual = 42078     |
|                                                                                                                                                                              |
| <br>Start Handling Custom Attributes                                                                                                                                         |
|                                                                                                                                                                              |
|                                                                                                                                                                              |

```
Finished Handling Custom Attributes: Time (s): cpu = 00:00:07;
elapsed = 00:00:08 . Memory (MB): peak = 2616.031 ; gain = 8.004 ; free
physical = 23354; free virtual = 42078
_____
Start Renaming Generated Nets
Finished Renaming Generated Nets: Time (s): cpu = 00:00:07; elapsed =
00:00:08 . Memory (MB): peak = 2616.031 ; gain = 8.004 ; free physical
= 23354; free virtual = 42078
Start Writing Synthesis Report
_____
Report BlackBoxes:
+-+---+
| |BlackBox name |Instances |
+-+----+
+-+----+
Report Cell Usage:
+----+
    |Cell |Count |
+----+
   |LUT2 | 8|
|IBUF | 16|
|OBUF | 8|
| 1
12
+----+
Report Instance Areas:
+----+
| Instance | Module | Cells |
+----+
         | 32|
+----+
Finished Writing Synthesis Report: Time (s): cpu = 00:00:07; elapsed
= 00:00:08 . Memory (MB): peak = 2616.031; gain = 8.004; free
physical = 23354; free virtual = 42078
______
Synthesis finished with 0 errors, 0 critical warnings and 1 warnings.
Synthesis Optimization Runtime: Time (s): cpu = 00:00:07; elapsed =
00:00:08 . Memory (MB): peak = 2616.031 ; gain = 8.004 ; free physical
= 23360 ; free virtual = 42084
Synthesis Optimization Complete: Time (s): cpu = 00:00:07; elapsed =
00:00:08 . Memory (MB): peak = 2616.039 ; gain = 8.004 ; free physical
= 23360; free virtual = 42084
```

```
INFO: [Project 1-571] Translating synthesized netlist
Netlist sorting complete. Time (s): cpu = 00:00:00; elapsed = 00:00:00
. Memory (MB): peak = 2616.039; gain = 0.000; free physical = 23447;
free virtual = 42171
INFO: [Project 1-570] Preparing netlist for logic optimization
INFO: [Opt 31-138] Pushed 0 inverter(s) to 0 load pin(s).
Netlist sorting complete. Time (s): cpu = 00:00:00; elapsed = 00:00:00
. Memory (MB): peak = 2616.039; gain = 0.000; free physical = 23364;
free virtual = 42088
INFO: [Project 1-111] Unisim Transformation Summary:
No Unisim elements were transformed.
Synth Design complete, checksum: a03a3792
INFO: [Common 17-83] Releasing license: Synthesis
16 Infos, 1 Warnings, 0 Critical Warnings and 0 Errors encountered.
synth design completed successfully
synth design: Time (s): cpu = 00:00:10; elapsed = 00:00:09. Memory
(MB): peak = 2616.039; gain = 8.012; free physical = 23568; free
virtual = 42292
INFO: [Common 17-1381] The checkpoint
'/home/btech/cs1230322/project 5/project 5.runs/synth 1/aes xor 8bit.dc
p' has been generated.
INFO: [runtcl-4] Executing: report utilization -file
aes xor 8bit utilization synth.rpt -pb
aes xor 8bit utilization synth.pb
INFO: [Common 17-206] Exiting Vivado at Fri Oct 25 17:05:51 2024...
```

#### **XOR UTILISATION REPORT**

1. Slice Logic

2. Memory

1.1 Summary of Registers by Type

- 3. DSP
- 4. IO and GT Specific
- 5. Clocking
- 6. Specific Feature
- 7. Primitives
- 8. Black Boxes
- 9. Instantiated Netlists

### 1. Slice Logic

-----

| +<br>  Site Type<br>Jtil%         |     |   |   |    |   |     |       |
|-----------------------------------|-----|---|---|----|---|-----|-------|
| <br>+                             | -+- |   | + | -+ |   | -+- | +-    |
| Slice LUTs*                       |     | 8 | 0 |    | 0 |     | 20800 |
| 0.04  <br>LUT as Logic            |     | 8 | 0 | 1  | 0 |     | 20800 |
| 0.04  <br>LUT as Memory           |     | 0 | 0 | I  | 0 |     | 9600  |
| 0.00  <br>Slice Registers<br>0.00 |     | 0 | 0 |    | 0 |     | 41600 |
| Register as Flip Flop             |     | 0 | 0 |    | 0 |     | 41600 |
| Register as Latch                 |     | 0 | 0 | 1  | 0 |     | 41600 |
| 0.00  <br>F7 Muxes                |     | 0 | 0 |    | 0 |     | 16300 |
| 0.00  <br>F8 Muxes<br>0.00        |     | 0 | 0 |    | 0 |     | 8150  |

<sup>\*</sup> Warning! The Final LUT count, after physical optimizations and full implementation, is typically lower. Run opt\_design after synthesis, if not already completed, for a more realistic count.

# 1.1 Summary of Registers by Type

| +     | +            | +           | ++           |
|-------|--------------|-------------|--------------|
| Total | Clock Enable | Synchronous | Asynchronous |
| +     | +            | +           | ++           |
| 0     |              | _           | -            |
| 0     | _            | _           | Set          |
| 0     | _            | _           | Reset        |
| 0     | _            | Set         | -            |
| 0     | _            | Reset       | -            |
| 0     | Yes          | _           | -            |
| 0     | Yes          | _           | Set          |
| 0     | Yes          | _           | Reset        |
| 0     | Yes          | Set         | -            |
| 0     | Yes          | Reset       | -            |
| +     | +            | +           | ++           |

## 2. Memory

| Site Type                                    | •   | ·               | +<br>  Prohibited<br>+ |    |      |
|----------------------------------------------|-----|-----------------|------------------------|----|------|
| Block RAM Tile<br>  RAMB36/FIFO*<br>  RAMB18 | 0 0 | 0<br>  0<br>  0 | 0<br>  0               | 50 | 0.00 |

\* Note: Each Block RAM Tile only has one FIFO logic available and therefore can accommodate only one FIFO36E1 or one FIFO18E1. However, if a FIFO18E1 occupies a Block RAM Tile, that tile can still accommodate a RAMB18E1

# 3. DSP

----

| Site Type   Used   Fixed   Prohibited   Available   Util% + | ++   | + | + |   | ++ | +    |
|-------------------------------------------------------------|------|---|---|---|----|------|
| DSPs                                                        |      |   |   |   |    |      |
| ++                                                          | DSPs | 0 | 0 | 0 | 90 | 0.00 |

#### 4. IO and GT Specific

\_\_\_\_\_

| +                                   |    |      |     |   |     |   |     |     |
|-------------------------------------|----|------|-----|---|-----|---|-----|-----|
| ++<br>  Site Type<br>Util%          | 1  | Used | ı   |   |     |   |     |     |
| ++                                  | +- |      | -+- |   | -+- |   | -+- |     |
| Bonded IOB                          |    | 24   |     | 0 |     | 0 |     | 106 |
| 22.64                               |    |      |     |   |     |   |     |     |
| Bonded IPADs<br>  0.00              |    | 0    |     | 0 |     | 0 |     | 10  |
| Bonded OPADs                        |    | 0    | ı   | 0 | ı   | 0 | ı   | 4   |
| 0.00                                |    |      |     |   |     |   |     |     |
| PHY_CONTROL                         |    | 0    |     | 0 |     | 0 |     | 5   |
| 0.00                                |    |      |     |   |     |   |     |     |
| PHASER_REF                          |    | 0    |     | 0 |     | 0 |     | 5   |
| 0.00                                |    |      |     |   |     |   |     |     |
| OUT_FIFO                            | I  | 0    | ı   | 0 |     | 0 | ١   | 20  |
| 0.00  <br>  IN FIFO                 | 1  | 0    | 1   | 0 | ı   | 0 | ī   | 20  |
| 0.00                                | '  | O    |     | O |     | O |     | 20  |
| IDELAYCTRL                          |    | 0    | ı   | 0 | ı   | 0 | ī   | 5   |
| 0.00                                |    |      |     |   |     |   |     |     |
| IBUFDS                              |    | 0    |     | 0 |     | 0 |     | 104 |
| 0.00                                |    |      |     |   |     |   |     |     |
| GTPE2_CHANNEL                       |    | 0    |     | 0 |     | 0 |     | 2   |
| 0.00                                |    |      |     |   |     |   |     |     |
| PHASER_OUT/PHASER_OUT_PHY<br>  0.00 |    | 0    | -   | 0 |     | 0 |     | 20  |

|    | PHASER_IN/PHASER_IN_PHY               |   | 0 | 1 | 0 | 1 | 0 |   | 20  |
|----|---------------------------------------|---|---|---|---|---|---|---|-----|
|    | 0.00  <br>IDELAYE2/IDELAYE2_FINEDELAY |   | 0 |   | 0 | 1 | 0 | 1 | 250 |
|    | 0.00  <br>IBUFDS GTE2                 | ı | 0 | I | 0 | I | 0 | 1 | 2   |
| į  | 0.00                                  |   | 0 |   | 0 |   | 0 |   | 100 |
|    | ILOGIC 0.00                           |   | U | I | U | 1 | U | I | 106 |
|    | OLOGIC<br>0.00                        |   | 0 |   | 0 | 1 | 0 |   | 106 |
| +- |                                       | + |   | + |   | + |   | + |     |

--+----

## 5. Clocking

| Site Type  | Used | Fixed | Prohibited | Available | Util% |
|------------|------|-------|------------|-----------|-------|
| BUFGCTRL   | 0    | 0     | 0          | 32        | 0.00  |
| BUFIO      | 0    | 0     | 0          | 20        | 0.00  |
| MMCME2 ADV | 0    | 0     | 0          | 5         | 0.00  |
| PLLE2 ADV  | 0    | 0     | 0          | 5         | 0.00  |
| BUFMRCE    | 0    | 0     | 0          | 10        | 0.00  |
| BUFHCE     | 0    | 0     | 0          | 72        | 0.00  |
| BUFR       | 0    | 0     | 0          | 20        | 0.00  |
| +          | +    | +     | +          | +         | +     |

### 6. Specific Feature

\_\_\_\_\_

| +<br>  Site Type |     |   | +<br>  Prohibited<br>+ |   | ++<br>  Util%  <br> |
|------------------|-----|---|------------------------|---|---------------------|
| BSCANE2          | 0 1 | 0 | 1 0                    | 4 | 0.00                |
| CAPTUREE2        | 0   | 0 | 0                      | 1 | 0.00                |
| DNA PORT         | 0   | 0 | 0                      | 1 | 0.00                |
| EFUSE_USR        | 0   | 0 | 0                      | 1 | 0.00                |
| FRAME_ECCE2      | 0   | 0 | 0                      | 1 | 0.00                |
| ICAPE2           | 0   | 0 | 0                      | 2 | 0.00                |
| PCIE_2_1         | 0   | 0 | 0                      | 1 | 0.00                |
| STARTUPE2        | 0   | 0 | 0                      | 1 | 0.00                |
| XADC             | 0   | 0 | 0                      | 1 | 0.00                |
| +                | ++  |   | +                      | + | ++                  |

#### 7. Primitives

| Ref Name | Used | Functional | Category |
|----------|------|------------|----------|
| IBUF     | 16   |            | IO       |
| OBUF     | 8    |            | IO       |
| LUT2     | 8    |            | LUT      |

# 

+----+